

# N28HPC Sign-off Methodology and Recommendations

**DFD/DMKD** 



# **Revision History**

| Date       | Description                                                                                                                                                                                                                                                                         |  |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 2014/04/08 | First version                                                                                                                                                                                                                                                                       |  |
| 2014/04/17 | Add 9T OCV and guideline of mixed 9T & 7T design                                                                                                                                                                                                                                    |  |
| 2014/05/21 | Update the hold-uncertainty with N28HPC model Add mix-OCV/SBOCV guideline                                                                                                                                                                                                           |  |
| 2014/06/05 | Redesigned methodology based on flattened blocks; reduced margin required for mixing blocks with cells of different track heights                                                                                                                                                   |  |
| 2014/06/23 | Revised FF corner derating with relaxed methodology<br>Enforce derating also on hardened macro                                                                                                                                                                                      |  |
| 2014/09/30 | Revise OCV values based on OCV calculator Add description of OCV calculator Add description of Spatial variation Add description of SBOCV variation components Update hold-uncertainty of SBOCV flow Revise the margin method of 7T/9T interface Revise the demo-case of mix-corner |  |



# **Revision History**

| Date       | Description                                                                                                    |
|------------|----------------------------------------------------------------------------------------------------------------|
| 2014/10/08 | Revise the technology-migration ratio. Ori: 0.7(early) / 1.0(late). Update: 0.7(early) / 0.9(late)             |
| 2014/12/12 | Revise recommend OCV values Revise SBOCV IR drop spec Add wire OCV Remove 7T/9T interface margin               |
| 2015/01/08 | Revise description of OCV customization                                                                        |
| 2015/01/23 | Revise description of wire SBOCV                                                                               |
| 2015/03/30 | Revise description of OCV customization                                                                        |
| 2015/09/15 | Revise the example at page 22<br>Remove mix block page                                                         |
| 2015/09/25 | Revise hold margin for U/HVT flops to eliminate characterization inaccuracies caused by flop's internal glitch |



#### **TERMS AND CONDITIONS**

Use of the TSMC proprietary information provided by TSMC in the package you received shall be governed by the terms and conditions set forth below. If you do not agree with the terms and conditions, please return the package immediately to TSMC. Proprietary and Confidential Information:

- The information contained herein is the proprietary and confidential information of TSMC or its licensors, and is supplied to, and
  may be used only by, a rightful recipient of this information, and any use shall be in strict accordance with this legal statement
  and applicable written agreement(s) between TSMC and recipient.
- This information may only be used by the recipient to evaluate potential business relationship with TSMC.
- The recipient may use at its own risk any script files contained herein for purposes of its internal design flow, under the
  condition that recipient agrees not to seek any claims for liability from TSMC from such use.
- The recipient MAY NOT: use information provided herein (except as to script files mentioned above) to design or manufacture any product or prototype, or incorporate the information in any product or prototype, or disseminate the information further.

Feedback: Customer may provide feedback and suggestions based on its use of the TSMC information contained herein; TSMC may use Customer feedback or suggestion to modify and improve TSMC information without restriction, or any liability to Customer. DISCLAIMER: TSMC DOES NOT MAKE, AND EXPRESSLY DISCLAIMS, ANY REPRESENTATIONS OR WARRANTIES AS TO THE COMPLETENESS, ACCURACY OR USEFULNESS OF THE INFORMATION CONTAINED IN THIS DOCUMENT. TSMC DOES NOT WARRANT THAT USE OF SUCH INFORMATION WILL NOT INFRINGE ANY THIRD PARTY RIGHTS, NOR DOES TSMC ASSUME ANY LIABILITY FOR DAMAGES OR COSTS OF ANY KIND THAT MAY RESULT FROM USE OF SUCH INFORMATION. INFORMATION IN THIS DOCUMENT IS SUBJECT TO CHANGE WITHOUT NOTICE AND DOES NOT REPRESENT A COMMITMENT ON THE PART OF TSMC.

Restricted Print Permission: This document is protected by copyright and any unauthorized use of this document may violate copyright, trademark, and other laws. This document may not be copied, reproduced, modified, published, uploaded, posted, transmitted, or distributed in any way, without prior written permission from TSMC. This statement grants you permission to print one (1) hard copy of this document subject to the following conditions: (1) The document may be used solely for personal, informational, and noncommercial purposes; any use of the information to design or manufacture any product or prototype, or incorporate the information in any product or prototype is strictly prohibited; (2) The document may not be modified in any way; (3) Any copy of the document or portion thereof must include all original copyright, trademark, and other proprietary notices and this permission statement; and (4) TSMC reserves the right to revoke this authorization at any time, and any such use shall be discontinued immediately upon written notice from TSMC.

Restricted Rights: Use, duplication, or disclosure by the Government is subject to restrictions as set forth in FAR52.227-14 and DFAR252.227-7013 et seq. or its successor.



## **N28HPC Sign-off Methodology Update**

- Use global corner for slow (SSG) and total corner for fast (FF)
- Recommend SBOCV-based sign-off to maximize timing gains
  - Flat OCV provided here for reference in APR and margin adjustments for mixed HPC/HPM sign-off

| Corner             | Original                                                                                             | Update                                                                                                      |
|--------------------|------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|
| Performance corner | Total corner<br>SS+OCV or SS+SBOCV                                                                   | Global corner<br>SSG+OCV or SSG+SBOCV                                                                       |
|                    | OCV: Fixed setup margin to cover shorter stage SBOCV: setup margin = clock jitter                    | OCV: Fixed setup margin to cover shorter stage SBOCV: Setup margin = clock jitter                           |
| Hold corner        | Faster corner hold:<br>FF+OCV or FF+SBOCV                                                            | Faster corner hold (same):<br>FF+OCV or FF+SBOCV                                                            |
|                    | Slower corner hold:<br>SS+OCV or SS+SBOCV                                                            | Slower corner hold :<br>SSG+OCV or SSG+SBOCV                                                                |
|                    | OCV: Fixed hold margin to cover shorter stage SBOCV: Hold constraint variation margin per PVT corner | OCV: Hold constraint variation margin per PVT corner SBOCV: Hold constraint variation margin per PVT corner |



## **Default OCV Generation Assumptions**

- PVT corner: SSG\_0.81v\_m40c & FF\_0p99v\_m40c
- Clock cell: CKND2BWP7T30P140 (7T)
- Max clock slew at SSG\_0.81\_m40C: 200ps
- Data cell: INVD1BWP7T30P140 (7T)
- Max data slew at SSG\_0.81v\_m40C: 350ps
- IR drop (VDD-VSS variation): +/-2.5% for SSG, +/-5% for FF
- [NOTE!] Applying default OCV on looser design spec may cause design risk
  - EX: lower voltage corner, smaller cell, larger slew, larger IR drop
  - Please consult DFD for OCV customization support

# tsnc.

# **N28HPC Chip Sign-Off Corners**

|                                            |                           |                                                                                                   | Security                                                                    |  |  |
|--------------------------------------------|---------------------------|---------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|--|--|
| Timing<br>Check                            | Library PVT<br>Conditions | RC Corner                                                                                         | OCV and Design Margin                                                       |  |  |
|                                            |                           | Cworst                                                                                            | (1a) SBOCV on launch+data /capture clock (1b) Clock jitter                  |  |  |
| SSG/0.81/125C                              | Rcworst                   | OR<br>(2a) +3.9% on launch clock cell, +7.7% on data clock cell                                   |                                                                             |  |  |
| Setup                                      |                           | Cworst                                                                                            | and -3.9% on capture cell                                                   |  |  |
|                                            | SSG/0.81/-40C**           | Rcworst                                                                                           | (2b) -8.5% on capture net (2c) Clock jitter + 25ps setup margin             |  |  |
|                                            |                           | Cworst                                                                                            | (1a) SBOCV on launch+data/capture clock                                     |  |  |
|                                            | SSG/0.81/125C             | Rcworst                                                                                           | (1b) Flop hold constraint variation margin OR                               |  |  |
|                                            |                           | Cworst                                                                                            | (2a) -4.9% on launch clock cell, -12.7% on data cell                        |  |  |
| SSG/0.81/-40C**                            | Rcworst                   | and +4.9% on capture cell (2b) -8.5% on launch clock net, -8.5% on data net (2c) 70ps hold margin |                                                                             |  |  |
|                                            |                           | Cworst                                                                                            | (1a) SBOCV on capture clock                                                 |  |  |
| FF/0.99/125C  FF/0.99/-40C**  FF/0.99/125C |                           | Rcworst                                                                                           | (1b) Flop hold constraint variation margin per PVT OR                       |  |  |
|                                            |                           | Cworst                                                                                            | (2a) +13.9% on capture cell                                                 |  |  |
|                                            | FF/0.99/-40C**            |                                                                                                   | (2b) -8.5% on launch clock net, -8.5% on data net (2c) 50ps hold margin     |  |  |
|                                            | Cbest                     | (1a) SBOCV on capture clock                                                                       |                                                                             |  |  |
|                                            | Rcbest                    | (1b) Flop hold constraint variation margin per PVT                                                |                                                                             |  |  |
|                                            |                           | Cbest                                                                                             | OR                                                                          |  |  |
| FF/0.99/-40C**                             |                           | Rcbest                                                                                            | (2a) +13.9% on capture cell (2b) +8.5% on capture net (2c) 50ps hold margin |  |  |

<sup>•</sup>Based on TSMC internal experiences on N28HPC 100a library & v1.0\_2p1 SPICE model

<sup>\*\*</sup> Low temperature setting (like -40C, -25C, 0C, ...) is design application dependent



#### **OCV** Customization

- TSMC provide OCV customization for customer's design and sign-off conditions
  - Operating conditions: process, voltage, temperature, slew
  - Variation: IR-drop spec, process sigma
  - Cell library spec: size, Vth, gate length, track-height
- Advise design adjustments to control variation
  - Eg. use larger-size and lower-Vth cells to control the rise in OCV when operating at lower Vdd

# Always Use Conservative Design Spec OCV Determination



- Cells with larger variation tend to dominate path variation -> should use conservative design spec when determining OCVs
- Use conservative design spec in mixed cell usage
  - The following spec usually result in larger OCV value
    - ◆ Large slew, Large IR\_drop, smaller driving strength, lower voltage, slower process, larger Vth
  - But multiple tests on different spec to check which one is more conservative is strongly encouraged



<Recommend spec>
Clock: D2 LVT

Data: D1 SVT

# Flat OCV Methodology (FF Corner)

- OCV = OCV<sub>P+V</sub> + OCV<sub>temperature</sub>
  - OCV<sub>temperature</sub> = abs(1-delay<sub>-30C</sub>/delay<sub>-40C</sub>)
- Delay<sub>capture</sub>\*OCV+clock\_uncertainty >= skew variation + flop variation





# Flat OCV Methodology (SSG Corner)

delay<sub>capture</sub>\*OCV<sub>clock</sub>+delay<sub>launch</sub>\*OCV<sub>clock</sub>+delay<sub>data</sub>\*OCV<sub>data</sub>+uncertainty >= Slack variation



Setup:  $\sigma_{\text{slack}} = (\sigma_{\text{launch}}^2 + \sigma_{\text{data}}^2 + \sigma_{\text{capture}}^2)^{1/2}$ Hold:  $\sigma_{\text{slack}} = (\sigma_{\text{launch}}^2 + \sigma_{\text{data}}^2 + \sigma_{\text{capture}}^2)^{1/2} + \sigma_{\text{constraint}}$ 





#### Math solver:

Find OCV<sub>clock</sub> & OCV<sub>data</sub> s.t. D<sub>capture</sub>\*OCV<sub>clock</sub>+ D<sub>launch</sub>\*OCV<sub>clock</sub>+ D<sub>data</sub>\*OCV<sub>data</sub>+ uncertainty ≥ 3\*σ<sub>slack</sub>





# Security C -

## **Flat OCV Application**

- Apply on both side because library delay is at average(global) delay
- OCV (fitted by global OCV method)
  - Setup (SSG)
    - [STA] set\_timing\_derate −late −cell −clock (1+α)
    - [STA] set\_timing\_derate -late -cell -data (1+β)
    - [STA] set\_timing\_derate -early -cell (1-α)
  - Hold (SSG)
    - [STA] set\_timing\_derate -early -cell -clock (1-α)
    - [STA] set\_timing\_derate -early -cell -data (1-β)
    - [STA] set\_timing\_derate -late -cell (1+α)
  - Hold (FF)
    - [STA] set\_timing\_derate –late –cell (1+α)



ps:  $\alpha$ ,  $\beta$ ,  $\gamma \ge 0$ , stand for clock/data OCV values



#### Wire OCV Application for Total-RC corners secret

- Apply wire OCV on one side because another side is already fastest/slowest
  - Setup (Cworst/RCworst)
    - [STA] set\_timing\_derate -late -net -clock 1
    - [STA] set\_timing\_derate -late -net -data 1
    - ◆ [STA] set\_timing\_derate -early -net (1-8.5%)
  - Hold (Cworst/RCworst)
    - ◆ [STA] set\_timing\_derate -early -net -clock (1-8.5%)
    - ◆ [STA] set\_timing\_derate -early -net -data (1-8.5%)
    - [STA] set\_timing\_derate –late –net 1
  - Hold (Cbest/RCbest)
    - [STA] set\_timing\_derate -early -net -clock 1
    - [STA] set\_timing\_derate -early -net -data 1
    - ◆ [STA] set\_timing\_derate -late -net (1+8.5%)





# **Spatial Variation Margin (if applicable)**

- Spatial variation margin is added to flat-OCV or SBOCV when diagonal of bounding box encompass the timing path is larger than 5000um
  - SSG early: (OCV<sub>early</sub> or SBOCV) ½\*OCV<sub>spatial</sub>
  - SSG late: (OCV<sub>late</sub> or SBOCV) + ½\*OCV<sub>spatial</sub>
  - FF late: (OCV<sub>late</sub> or SBOCV) + OCV<sub>spatial</sub>
- EX: For a path contain all 9T cells in SSG corner, bbox diagonal = 6000um, in setup check
  - SSG capture clock derate = -3.9% ½\*1.5% = -4.65%
  - SSG launch clock derate = +3.9% + ½\*1.5% = 4.65%
  - SSG data derate = 7.7% + ½\*1.5% = 8.45%





# **SBOCV Signoff**



## **SBOCV Variation Component**

- SBOCV should cover at least these independent sources
  - FEOL: delay variation by Monte Carlo simulation at global corner
    - TSMC apply additional LDE factor multiplied to FEOL variation to account for local layout variation
  - BEOL: delay variation from wire Res. & Cap. Variation
    - ◆ TSMC provide wire SBOCV table, please contact FTS
  - V: delay variation from VDD & VSS variation
  - T: delay variation due to temperature difference between launch/capture paths
- Customers/designers shall determine their margin for PVT

| TSMC's SBOCV      | FEOL              | BEOL                                    | V                                          | T     |
|-------------------|-------------------|-----------------------------------------|--------------------------------------------|-------|
| Margin assumption | 3σ*LDE†           | +/-3σ <sub>R</sub> & -/+3σ <sub>C</sub> | Slow corner: +/-2.5%<br>Fast corner: +/-5% | 10°C  |
| Type              | Random (Gaussian) | Flat                                    | Random (Gaussian)                          | Flat  |
| Applied in        | Data, Clock       | Data, Clock                             | Clock                                      | Clock |

<sup>†</sup> LDE factor is 1.18 for N28HPC

#### Wire SBOCV

- TSMC provide 2 stand-alone wire SBOCV tables
  - N28\_wire\_worstrc.aocvm: Cworst & Rcworst
  - N28\_wire\_bestrc.aocvm: Cbest & Rcbest
- Read best-RC(worst-RC) wire SBOCV after reading all other tables when signoff under best-RC(worst-RC) corner to overwrite other wire SBOCVs in stdcell tables

```
Example for worst-RC corner (Cworst & RCworst):
read_aocvm xxxxx.aocvm
read_aocvm xxxxx.aocvm
read_aocvm ./N28_wire_worstrc.aocvm
...
update_timing

Example for best-RC corner (Cbest & RCbest)
read_aocvm xxxxx.aocvm
read_aocvm xxxxx.aocvm
read_aocvm xxxxx.aocvm
read_aocvm ./N28_wire_bestrc.aocvm
...
update_timing
```



#### TSMC's SBOCV Deliverable

- TSMC provide 4 types of SBOCV tables based on different scenarios
- Clock\_pvt\_data\_p is recommended for setup & hold analysis
  - Provide other 3 types for customer's specific purpose

| POR SBOCV table type | Variation source in clock path | Variation source<br>in data path |
|----------------------|--------------------------------|----------------------------------|
| clock_p_data_p       | Р                              | Р                                |
| clock_pvt_data_p     | P+V+T                          | Р                                |
| clock_pv_data_pv     | P+V                            | P+V                              |
| clock_pvt_data_pv    | P+V+T                          | P+V                              |

#### **Global SBOCV Method**

- In global corner SBOCV, path slack variation is characterized by a single delay chain consist of capture, launch & data because they are statistically same
- Thus user need to lookup SBOCV by total stage of capture, launch & data
- Flat OCV is also generated by same concept



Slack = clk\_period + capture - launch - data  $\sigma_{\text{slack}} = \sigma(\text{capture} - \text{launch} - \text{data})$ = sqrt( $\sigma_{\text{capture}}^2 + \sigma_{\text{launch}}^2 + \sigma_{\text{data}}^2$ )





Delay = capture + launch + data  $\sigma$ (capture + launch + data) = sqrt( $\sigma$ <sub>capture</sub>^2 +  $\sigma$ <sub>launch</sub>^2+ $\sigma$ <sub>data</sub>^2) Derate =  $3\sigma$ <sub>slack</sub>/( $\mu$ <sub>capture</sub>+  $\mu$ <sub>launch</sub>+ $\mu$ <sub>data</sub>)



## SBOCV Register Constraint Uncertainty

- Setup time uncertainty
  - Margin = clock jitter
- Hold time uncertainty
  - Consider the process variation impact to capture flop
  - Margin = register constraint variation (D & SI uncertainty are separate in below table)

| N28HPC CP->D / CP-> SI hold uncertainty (ps) | 9T ff0p99v | 7T ff0p99v | 9T ssg0p81v | 7T ssg0p81v |
|----------------------------------------------|------------|------------|-------------|-------------|
| Clk slew                                     | <120ps     |            | <20         | 0ps         |
| D & SI slew                                  | <220ps     |            | <35         | 0ps         |
| ULVT                                         | 17/25      | 24/25      | 36/53       | 53/54       |
| LVT                                          | 17/26      | 25/26      | 41/57       | 56/58       |
| SVT                                          | 19/28      | 27/28      | 43/64       | 60/65       |
| HVT                                          | 23/31      | 31/32      | 48/90       | 77/91       |
| UHVT                                         | 28/32      | 33/34      | 63/142      | 120/135     |

- a. Based on simulation with TSMC 28HPC v1d0\_2p1 SPICE model & 100a LPE netlist for 9T & 7T SDFQD1
- b. Uncertainty is calculated by  $3\sigma$ .  $\sigma$  is the constraint variation due to local-process variation.
- c. Lower voltage corner & larger pin slew needs larger uncertainty to cover variation



### **Hold-Constraint Uncertainty in STA**

- Hold uncertainty can be set by either way
  - Insert into hold-constraint table of .lib (Please contact TSMC for the script)
  - 2. Use SDC command in tool
    - Ex: set\_clock\_uncertainty -hold 0.051 [get\_pins -of [get\_cells -hier -filter "ref\_name =~ \*ULVT\*"] -filter "is\_clock\_pin == true"]
    - Note!! Cell & pin based uncertainty will be overwritten by inter-clock uncertainty

## **SBOCV STA Settings**

|                             | PrimeTime (v13.12-SP3-1 or after)                               | Tempus (14.1 or after)                                                    |
|-----------------------------|-----------------------------------------------------------------|---------------------------------------------------------------------------|
| Enable SBOCV analysis       | set timing_aocvm_enable_analysis true                           | set_analysis_mode -aocv true -<br>analysisType onChipVariation -cppr both |
| Stage counting mode for SSG | set timing_aocvm_analysis_mode<br>combined_launch_capture_depth | set_global timing_aocv_analysis_mode combine_launch_capture               |
| Stage counting mode for FF  | set timing_aocvm_analysis_mode<br>separate_data_clock_metrics   | set_global timing_aocv_analysis_mode<br>separate_data_clock               |
| PBA timing report           | report_timing -pba_mode path                                    | report_timing –retime<br>aocv_path_slew_propagation                       |

Must use PBA reporting for SBOCV derate

Using GBA in report\_timing will result in very pessimistic derating due to GBA's worst-case stage counting



| on Path B (from F1 to F3) |     |     |  |
|---------------------------|-----|-----|--|
| Inst                      | PBA | GBA |  |
| F1                        | 8   | 3   |  |
| U1                        | 8   | 3   |  |
| U2                        | 8   | 8   |  |
| U3                        | 8   | 8   |  |
| U4                        | 8   | 8   |  |
| U5                        | 8   | 3   |  |
| U6                        | 8   | 8   |  |
| U7                        | 8   | 8   |  |

PRA vs GRA stage counting

## **SBOCV ICC Setting**

- Command to analyze SBOCV in ICC
  - set timing\_aocvm\_enable\_analysis true
  - set timing\_aocvm\_analysis\_mode separate\_data\_and\_clock\_metrics\*
  - read\_aocvm <sbocv\_file>
  - set\_fast\_pba\_analysis\_options -num\_endpoints 1000
  - apply\_fast\_pba\_analysis
  - Fast PBA supported after ICC 2013.03-SP4

<sup>\*</sup>There is currently no support for combined clock and data stage counting; timing may be pessimistic

## **SBOCV EDI Setting**

- Create "library set" with corresponding SBOCV table
  - create\_library\_set -name LIB1 -timing {LIB1.lib} -aocv {LIB1.aocvm}
- Enable SBOCV analysis before optimization
  - setAnalysisMode –aocv true
  - set\_global timing\_aocv\_analysis\_mode separate\_data\_clock\*
  - set\_global timing\_enable\_aocv\_slack\_based true
  - set\_global timing\_aocv\_slack\_threshold 0.0
  - Slack-based AOCV supported after EDI 13.20-b060

<sup>\*</sup>There is currently no support for combined clock and data stage counting; timing may be pessimistic